Home
News
Products
Corporate
Contact
 
Wednesday, January 22, 2025

News
Industry News
Publications
CST News
Help/Support
Software
Tester FAQs
Industry News

Intel extends speed by stacking GaAs on Silicon


Friday, December 18, 2009  Intel Labs says it has successfully fabricated an indium-gallium-arsenide field-effect transistor (FET) atop a silicon substrate by integrating a high-k gate stack. As in Intel's advanced silicon transistors, the high-k dielectric allowed the necessary thinning of the gate oxide without increasing gate leakage.

Transmission electron microscope image of InGaAs quantum well field-effect transistor showing high-k composite gate stack.

The resultant compound semiconductor quantum-well FET demonstrated the high carrier velocity and high drive current that make InGaAs-on-Si attractive, but it must be scaled down in size before the technology can be commercialized.

"We have succeeded in making the quantum-well transistor's gate length short—about 40 nanometers—but the contacts are still large," said Mike Mayberry, vice president of the Technology and Manufacturing Group and director of components research at Intel Labs. "Our challenge will be to engineer smaller contacts that minimize the barrier between the metallic contact and the quantum well."

Intel has been working for more than three years on compound semiconductors that integrate InGaAs transistors on silicon substrates, in a bid to capitalize on the manufacturing infrastructure of silicon semiconductors while achieving the high speed and high currents of InGaAs. Several hurdles have been cleared in the rush to commercialize III-V semiconductors on silicon substrates, including the ability to combine Si and InGaAs transistors on the same substrate and the architecting of both p- and n-type InGaAs devices.

Intel engineered a high-k dielectric for the demonstration InGaAs transistor that differs in formulation from the high-k material Intel uses for its advanced silicon transistors. The high-k dielectric uses a composite structure of 4 nm of tantalum silicon oxide atop a 2-nm barrier layer of indium-phosphorus. To retain high carrier mobility in the quantum-well FET, two buffer-layer materials—indium-aluminum-arsenide and indium-phosphorus—were required between the high-k dielectric and the quantum well.

Intel now is working on materials and architectures that will enable smaller contacts and is characterizing the quantum mechanical effects that will likely be triggered as its InGaAs quantum-well FETs are scaled down. Mayberry believes compound III-V transistors could begin to replace traditional silicon technology around 2015, but only if the integration challenges can be overcome.

Even if the scaling issues cannot be fully resolved, however, the III-V transistors will be candidates for integration with silicon for special purposes, such as enhancing silicon photonic devices and providing high-current driver transistors around a silicon chip's periphery.

By: DocMemory
Copyright © 2023 CST, Inc. All Rights Reserved

CST Inc. Memory Tester DDR Tester
Copyright © 1994 - 2023 CST, Inc. All Rights Reserved