Thursday, August 28, 2014
.JEDEC Solid State Technology Association recently released the JESD209-4 Low Power Double Data Rate 4 (LPDDR4) specification designed to significantly boost memory speed and efficiency for mobile computing devices such as smartphones, tablets, and ultra-thin notebooks.
LPDDR4 claims to bring an I/O data rate of 3,200MT/s and a target speed of 4,266MT/s, compared to 2,133MT/s for LPDDR3. To achieve this performance, the members of the committee had to completely redesign the architecture, going from a one-channel die with 16bit per channel to a two-channel die with 16bit per channel, delivering a 32bit performance.
The new interface represents a dramatic performance increase, according to Mian Quddus, chairman of JEDEC Board of Directors. "It is intended to meet the power, bandwidth, packaging, cost and compatibility requirements of the world's most advanced mobile systems."
The two-channel architecture reduces the distance data signals must travel from the memory array to the I/O bond pads. This reduces the power required to transmit the large amount of data the LPDDR4 interface requires. Because most of the area of a memory device is taken up by the memory array, doubling the interface area has a minimal impact on the overall footprint.
Another strong point of the architecture is it enables the clock and address bus to be grouped together with the data bus. The skew between data bus to the clock and address bus is minimised, allowing the LPDDR4 device to reach a higher data rate. This saves power and improves timing margins compared to the LPDDR3 architecture.
"LPDDR3 was an evolutionary change from LPDDR2. With LPDDR4, the architecture is completely different," said Hung Vuong, Chairman of JC-42.6. "We knew the only way to achieve the performance that the industry required was to make a total departure from previous generations."
Developed by JEDEC's JC-42.6 Subcommittee for Low Power Memories, the JESD209-4 LPDDR4 standard can be downloaded from the JEDEC website for free.
Recognising that extending the LPDDR3 interface to higher frequencies would consume too much power, the JEDEC committee decided to implement a significant change in LPDDR4's I/O signalling to low-voltage swing-terminated logic (LVSTL).
LPDDR4's LVSTL I/O signalling voltage of 367mV or 440mV is less than 50 per cent the I/O voltage swing of LPDDR3. This reduces power while enabling high-frequency operation. In addition, by using Vssq termination and data bus inversion (DBI), termination power can be minimised since any I/O signal driving a "0" consumes no termination power.
Several other steps were taken to save power. The operating voltage was reduced from the 1.2V of previous generations to 1.1V. Also, the standard was specifically designed to enable power-efficient operation at a wide range of frequencies. The I/O can operate in un-terminated mode at low frequencies with a reduced voltage swing, and the standard allows rapid switching between operating points so the lower frequency operation can be used whenever possible.
This rapid switching is enabled by the addition of frequency set points (FSPs). LPDDR4 specifies two FSPs, which are copies of all the DRAM registers that store operating parameters which might need to be changed for operation at two different frequencies. Once both operating frequencies are trained and the parameters stored in each of the two corresponding FSPs, switching between the frequencies can be accomplished by a single mode register write. This reduces the latency for frequency changes, and enables the system to operate at the optimal speed for the workload more often.
"It supports end-user flexibility," noted Vuong. "Some designers like to run their devices as fast as they can and then put them to sleep. Others like to run at lower frequencies – and lower power – when possible. A process might take a little longer but that's a trade-off they're willing to make. We designed LPDDR4 to be flexible enough to allow the end-user to decide what they want to do." With that flexibility comes superior performance – an LPDDR4 device, at a similar data rate, will consume less power than an LPDDR3 device.
By: DocMemory Copyright © 2023 CST, Inc. All Rights Reserved
|