Home
News
Products
Corporate
Contact
 
Friday, January 31, 2025

News
Industry News
Publications
CST News
Help/Support
Software
Tester FAQs
Industry News

Samsung unveil 50nm DDR2 chip


Thursday, October 19, 2006 Samsung Electronics has developed a 50-nanometer, 1-gigabit DDR2 DRAM chip based on three-dimensional transistor design and multilayered dielectric technology.

Samsung said it used a selective epitaxial growth transistor (SEG Tr), which hastens the flow of electrons by creating a wider channel. The result is lower power consumption and higher performance, although Samsung did not offer details.

To improve signaling, the chip's designers used a multilevel dielectric layer (consisting of ZrO2/Al2O3/ZrO2) within the SEG transistor. The material also stores higher volumes of electrons, the company said, which will increase storage capacity. Samsung also applied its proprietary RCAT (Recess Channel Array Transistor) 3D transistor technology to the chip, which doubles the refresh rate of DRAM. Samsung claims this will be "a critical technology" in enabling the future scalability of DRAM. .

For Samsung, the move to 50 nm boosts DRAM production by 55 percent over the 60 nm node, the company said. Mass production will begin in 2008. By 2011, Samsung said it will be the mainstream technology in a DRAM market it believes will hit $55 billion.

By: DocMemory
Copyright © 2023 CST, Inc. All Rights Reserved

CST Inc. Memory Tester DDR Tester
Copyright © 1994 - 2023 CST, Inc. All Rights Reserved